Embedded Multiprocessor System-on-Chip for Access Network Processing

Embedded Multiprocessor System-on-Chip for Access Network Processing
Author: Mohamed Bamakhrama
Publisher: GRIN Verlag
Total Pages: 98
Release: 2008-07
Genre: Computers
ISBN: 3640112601


Download Embedded Multiprocessor System-on-Chip for Access Network Processing Book in PDF, Epub and Kindle

Master's Thesis from the year 2007 in the subject Computer Science - Applied, grade: 1.0, Technical University of Munich (Institute for Informatics), 82 entries in the bibliography, language: English, abstract: Multicore systems are dominating the processor market; they enable the increase in computing power of a single chip in proportion to the Moore's law-driven increase in number of transistors. A similar evolution is observed in the system-on-chip (SoC) market through the emergence of multi-processor SoC (MPSoC) designs. Nevertheless, MPSoCs introduce some challenges to the system architects concerning the efficient design of memory hierarchies and system interconnects while maintaining the low power and cost constraints. In this master thesis, I try to address some of these challenges: namely, non-cache coherent DMA transfers in MPSoCs, low instruction cache utilization by OS codes, and factors governing the system throughput in MPSoC designs. These issues are investigated using the empirical and simulation approaches. Empirical studies are conducted on the Danube platform. Danube is a commercial MPSoC platform that is based on two 32-bit MIPS cores and developed by Infineon Technologies AG for deployment in access network processing equipments such as integrated access devices, customer premises equipments, and home gateways. Simulation-based studies are conducted on a system based on the ARM MPCore architecture. Achievements include the successful implementation and testing of novel hardware and software solutions for improving the performance of non-cache coherent DMA transfers in MPSoCs. Several techniques for reducing the instruction cache miss rate are investigated and applied. Finally, a qualitative analysis of the impact of instruction reuse, number of cores, and memory bandwidth on the system throughput in MPSoC systems is presented.


Embedded Multiprocessor System-on-Chip for Access Network Processing
Language: en
Pages: 98
Authors: Mohamed Bamakhrama
Categories: Computers
Type: BOOK - Published: 2008-07 - Publisher: GRIN Verlag

GET EBOOK

Master's Thesis from the year 2007 in the subject Computer Science - Applied, grade: 1.0, Technical University of Munich (Institute for Informatics), 82 entries
Embedded Software Design and Programming of Multiprocessor System-on-Chip
Language: en
Pages: 246
Authors: Katalin Popovici
Categories: Computers
Type: BOOK - Published: 2010-03-03 - Publisher: Springer Science & Business Media

GET EBOOK

Current multimedia and telecom applications require complex, heterogeneous multiprocessor system on chip (MPSoC) architectures with specific communication infra
Multiprocessor Systems-on-Chips
Language: en
Pages: 604
Authors: Ahmed Jerraya
Categories: Computers
Type: BOOK - Published: 2005 - Publisher: Morgan Kaufmann

GET EBOOK

Modern system-on-chip (SoC) design shows a clear trend toward integration of multiple processor cores on a single chip. Designing a multiprocessor system-on-chi
Multi-Processor System-on-Chip 1
Language: en
Pages: 320
Authors: Liliana Andrade
Categories: Computers
Type: BOOK - Published: 2021-03-24 - Publisher: John Wiley & Sons

GET EBOOK

A Multi-Processor System-on-Chip (MPSoC) is the key component for complex applications. These applications put huge pressure on memory, communication devices an
Multi-Processor System-on-Chip 1
Language: en
Pages: 322
Authors: Liliana Andrade
Categories: Computers
Type: BOOK - Published: 2021-05-11 - Publisher: John Wiley & Sons

GET EBOOK

A Multi-Processor System-on-Chip (MPSoC) is the key component for complex applications. These applications put huge pressure on memory, communication devices an