Analysis and Design of a Low-power Low-noise CMOS Phase-locked Loop

Analysis and Design of a Low-power Low-noise CMOS Phase-locked Loop
Author: Cheng Zhang
Publisher:
Total Pages: 0
Release: 2012
Genre: Electronic noise
ISBN:


Download Analysis and Design of a Low-power Low-noise CMOS Phase-locked Loop Book in PDF, Epub and Kindle

This thesis covers the analysis, design and simulation of a low-power low-noise CMOS Phase-Locked Loop (PLL). Starting with the PLL basics, this thesis discussed the PLL loop dynamics and behavioral modeling. In this thesis, the detailed design and implementation of individual building blocks of the low-power low-noise PLL have been presented. In order to improve the PLL performance, several novel architectural solutions has been proposed. To reduce the effect of blind-zone and extend the detection range of Phase Frequency Detector (PFD), we proposed the Delayed-Input-Edge PFD (DIE-PFD) and the Delayed-Input-Pulse PFD (DIP-PFD) with improved performance. We also proposed a NMOS-switch high-swing cascode charge pump that significantly reduces the output current mismatches. Voltage Controlled Oscillator (VCO) consumes the most power and dominates the noise in the PLL. A differential ring VCO with 550MHz to 950MHz tuning range has been designed, with the power consumption of the VCO is 2.5mW and the phase noise -105.2dBc/Hz at 1MHz frequency offset. Finally, the entire PLL system has been simulated to observe the overall performance. With input reference clock frequency equal 50MHz, the PLL is able to produce an 800MHz output frequency with locking time 400ns. The power consumption of the PLL system is 2.6mW and the phase noise at 1MHz frequency offset is -119dBc/Hz. The designs are implemented using IBM 0.13æm CMOS technology.


Analysis and Design of a Low-power Low-noise CMOS Phase-locked Loop
Language: en
Pages: 0
Authors: Cheng Zhang
Categories: Electronic noise
Type: BOOK - Published: 2012 - Publisher:

GET EBOOK

This thesis covers the analysis, design and simulation of a low-power low-noise CMOS Phase-Locked Loop (PLL). Starting with the PLL basics, this thesis discusse
Analysis and Design of CMOS Clocking Circuits For Low Phase Noise
Language: en
Pages: 255
Authors: Woorham Bae
Categories: Technology & Engineering
Type: BOOK - Published: 2020-06-24 - Publisher: Institution of Engineering and Technology

GET EBOOK

As electronics continue to become faster, smaller and more efficient, development and research around clocking signals and circuits has accelerated to keep pace
Low-Noise Low-Power Design for Phase-Locked Loops
Language: en
Pages: 106
Authors: Feng Zhao
Categories: Technology & Engineering
Type: BOOK - Published: 2014-11-25 - Publisher: Springer

GET EBOOK

This book introduces low-noise and low-power design techniques for phase-locked loops and their building blocks. It summarizes the noise reduction techniques fo
Monolithic Phase-Locked Loops and Clock Recovery Circuits
Language: en
Pages: 516
Authors: Behzad Razavi
Categories: Technology & Engineering
Type: BOOK - Published: 1996-04-18 - Publisher: John Wiley & Sons

GET EBOOK

Featuring an extensive 40 page tutorial introduction, this carefully compiled anthology of 65 of the most important papers on phase-locked loops and clock recov
Design of Low Phase Noise Low Power CMOS Phase Locked Loops
Language: en
Pages:
Authors:
Categories:
Type: BOOK - Published: - Publisher:

GET EBOOK