A Unified Approach for Timing Verification and Delay Fault Testing

A Unified Approach for Timing Verification and Delay Fault Testing
Author: Mukund Sivaraman
Publisher: Springer Science & Business Media
Total Pages: 164
Release: 2012-09-17
Genre: Technology & Engineering
ISBN: 1441985786


Download A Unified Approach for Timing Verification and Delay Fault Testing Book in PDF, Epub and Kindle

Large system complexities and operation under tight timing constraints in rapidly shrinking technologies have made it extremely important to ensure correct temporal behavior of modern-day digital circuits, both before and after fabrication. Research in (pre-fabrication) timing verification and (post-fabrication) delay fault testing has evolved along largely disjoint lines in spite of the fact that they share many basic concepts. A Unified Approach for Timing Verification and Delay Fault Testing applies concepts developed in the context of delay fault testing to path sensitization, which allows an accurate timing analysis mechanism to be developed. This path sensitization strategy is further applied for efficient delay fault diagnosis and delay fault coverage estimation. A new path sensitization strategy called Signal Stabilization Time Analysis (SSTA) has been developed based on the fact that primitive PDFs determine the stabilization time of the circuit outputs. This analysis has been used to develop a feasible method of identifying the primitive PDFs in a general multi-level logic circuit. An approach to determine the maximum circuit delay using this primitive PDF identification mechanism is also presented. The Primitive PDF Identification-based Timing Analysis (PITA) approach is proved to determine the maximum floating mode circuit delay exactly under any component delay model, and provides several advantages over previously floating mode timing analyzers. A framework for the diagnosis of circuit failures caused by distributed path delay faults is also presented. A metric to quantify the diagnosability of a path delay fault for a test is also proposed. Finally, the book presents a very realistic metric for delay fault coverage which accounts for delay fault size distributions and is applicable to any delay fault model. A Unified Approach for Timing Verification and Delay Fault Testing will be of interest to university and industry researchers in timing analysis and delay fault testing as well as EDA tool development engineers and design verification engineers dealing with timing issues in ULSI circuits. The book should also be of interest to digital designers and others interested in knowing the state of the art in timing verification and delay fault testing.


A Unified Approach for Timing Verification and Delay Fault Testing
Language: en
Pages: 164
Authors: Mukund Sivaraman
Categories: Technology & Engineering
Type: BOOK - Published: 2012-09-17 - Publisher: Springer Science & Business Media

GET EBOOK

Large system complexities and operation under tight timing constraints in rapidly shrinking technologies have made it extremely important to ensure correct temp
Delay Fault Testing for VLSI Circuits
Language: en
Pages: 201
Authors: Angela Krstic
Categories: Technology & Engineering
Type: BOOK - Published: 2012-12-06 - Publisher: Springer Science & Business Media

GET EBOOK

In the early days of digital design, we were concerned with the logical correctness of circuits. We knew that if we slowed down the clock signal sufficiently, t
Dependable Multicore Architectures at Nanoscale
Language: en
Pages: 294
Authors: Marco Ottavi
Categories: Technology & Engineering
Type: BOOK - Published: 2017-08-28 - Publisher: Springer

GET EBOOK

This book provides comprehensive coverage of the dependability challenges in today's advanced computing systems. It is an in-depth discussion of all the technol
Essentials of Electronic Testing for Digital, Memory and Mixed-Signal VLSI Circuits
Language: en
Pages: 690
Authors: M. Bushnell
Categories: Technology & Engineering
Type: BOOK - Published: 2006-04-11 - Publisher: Springer Science & Business Media

GET EBOOK

The modern electronic testing has a forty year history. Test professionals hold some fairly large conferences and numerous workshops, have a journal, and there
A Designer’s Guide to Built-In Self-Test
Language: en
Pages: 338
Authors: Charles E. Stroud
Categories: Technology & Engineering
Type: BOOK - Published: 2005-12-27 - Publisher: Springer Science & Business Media

GET EBOOK

A recent technological advance is the art of designing circuits to test themselves, referred to as a Built-In Self-Test. This book is written from a designer's